
NUC126
Aug. 08, 2018
Page
923
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
6.24.7 Register Description
WDT Control Register (WDT_CTL)
Register
Offset
R/W
Description
Reset Value
WDT_CTL
0x00
R/W
WDT Control Register
0x0000_0700
31
30
29
28
27
26
25
24
ICEDEBUG
SYNC
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
TOUTSEL
7
6
5
4
3
2
1
0
WDTEN
INTEN
WKF
WKEN
IF
RSTF
RSTEN
Reserved
Bits
Description
[31]
ICEDEBUG
ICE Debug Mode Acknowledge Disable Bit (Write Protect)
0 = ICE debug mode acknowledgement affects WDT counting.
WDT up counter will be held while CPU is held by ICE.
1 = ICE debug mode acknowledgement Disabled.
WDT up counter will keep going no matter CPU is held by ICE or not.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[30]
SYNC
WDT Enable Control SYNC Flag Indicator (Read Only)
If user execute enable/disable WDTEN (WDT_CTL[7]), this flag can be indicated
enable/disable WDTEN function is completed or not.
0 = Set WDTEN bit is completed.
1 = Set WDTEN bit is synchronizing and not become active yet..
Note:
Perform enable or disable WDTEN bit needs 2 * WDT_CLK period to become
active.
[29:11]
Reserved
Reserved.
[10:8]
TOUTSEL
WDT Time-out Interval Selection (Write Protect)
These three bits select the time-out interval period after WDT starts counting.
000 = 2
4
* WDT_CLK.
001 = 2
6
* WDT_CLK.
010 = 2
8
* WDT_CLK.
011 = 2
10
* WDT_CLK.
100 = 2
12
* WDT_CLK.
101 = 2
14
* WDT_CLK.
110 = 2
16
* WDT_CLK.
111 = 2
18
* WDT_CLK.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[7]
WDTEN
WDT Enable Bit (Write Protect)