
NUC126
Aug. 08, 2018
Page
669
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
Timer External Interrupt Status Register (TIMERx_EINTSTS)
Register
Offset
R/W
Description
Reset Value
TIMER0_EINT
STS
T0x18 R/W
Timer0 External Interrupt Status Register
0x0000_0000
TIMER1_EINT
STS
T0x118 R/W
Timer1 External Interrupt Status Register
0x0000_0000
TIMER2_EINT
STS
T0x18 R/W
Timer2 External Interrupt Status Register
0x0000_0000
TIMER3_EINT
STS
T0x118 R/W
Timer3 External Interrupt Status Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
CAPIF
Bits
Description
[31:1]
Reserved
Reserved.
[0]
CAPIF
Timer External Capture Interrupt Flag
This bit indicates the timer external capture interrupt flag status.
0 = Tx_EXT (x= 0~3) pin interrupt did not occur.
1 = Tx_EXT (x= 0~3) pin interrupt occurred.
Note1:
This bit is cleared by writing 1 to it.
Note2:
When CAPEN (TIMERx_EXTCTL[3]) bit is set, CAPFUNCS (TIMERx_EXTCTL[4])
bit is 0, and a transition on Tx_EXT (x= 0~3) pin matched the CAPEDGE
(TIMERx_EXTCTL[2:1]) setting, this bit will set to 1 by hardware.
Note3:
There is a new incoming capture event detected before CPU clearing the CAPIF
status. If the above condition occurred, the Timer will keep register TIMERx_CAP
unchanged and drop the new capture value.