
NUC126
Aug. 08, 2018
Page
475
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
010 = Filter clock = HCLK/4.
011 = Filter clock = HCLK/8.
100 = Filter clock = HCLK/16.
101 = Filter clock = HCLK/32.
110 = Filter clock = HCLK/64.
111 = Filter clock = HCLK/128.
[8]
BRK1NFEN
PWM Brake 1 Noise Filter Enable Bit
0 = Noise filter of PWM Brake 1 Disabled.
1 = Noise filter of PWM Brake 1 Enabled.
[7]
BRK0PINV
Brake 0 Pin Inverse
0 = Brake pin event will be detected if PWM0_BRAKEx pin status transfer from low
to high in edge-detect, or pin status is high in level-detect.
1 = Brake pin event will be detected if PWM0_BRAKEx pin status transfer from high
to low in edge-detect, or pin status is low in level-detect.
[6:4]
BRK0FCNT
Brake 0 Edge Detector Filter Count
The register bits control the Brake0 filter counter to count from 0 to BRK0FCNT.
[3:1]
BRK0NFSEL
Brake 0 Edge Detector Filter Clock Selection
000 = Filter clock = HCLK.
001 = Filter clock = HCLK/2.
010 = Filter clock = HCLK/4.
011 = Filter clock = HCLK/8.
100 = Filter clock = HCLK/16.
101 = Filter clock = HCLK/32.
110 = Filter clock = HCLK/64.
111 = Filter clock = HCLK/128.
[0]
BRK0NFEN
PWM Brake 0 Noise Filter Enable Bit
0 = Noise filter of PWM Brake 0 Disabled.
1 = Noise filter of PWM Brake 0 Enabled.