
NUC126
Aug. 08, 2018
Page
206
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
6.4.3
Block Diagram
The flash memory controller (FMC) consists of AHB slave interface, cache memory controller, flash
control registers, flash initialization controller, flash operation control and embedded flash memory.
The block diagram of flash memory controller is shown as follows.
Security Protection ROM
(SPROM 2KB)
Flash
Operation Controller
Flash Initialization
Controller
AHB Slave Interface
Loader ROM
(LDROM 4KB)
Embedded Flash Memory
User Configuration
Application ROM
(128KB/256KB)
with
Data Flash
Cortex-M0 AHB-BUS
Flash Memory Controller
Flash
Control
Registers
Figure 6.4-1 Flash Memory Controller Block Diagram
AHB Slave Interface
There is one AHB slave interfaces in flash memory controller, the bus is from Cortex
®
-M0 AHB-Lite
Bus for the instruction and data fetch and flash control registers access including ISP registers.
Flash Control Registers