
NUC126
Aug. 08, 2018
Page
924
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
0 = Set WDT counter stop, and internal up counter value will be reset also.
1 = Set WDT counter start .
Note1:
This bit is write protected. Refer to the SYS_REGLCTL register.
Note2:
Perform enable or disable WDTEN bit needs 2 * WDT_CLK period to
become active, user can read SYNC (WDT_CTL[30]) to check enabe/disable
command is completed or not.
Note3:
If CWDTEN[2:0] (combined with Config0[31] and Config0[4:3]) bits is not
configure to 0x111, this bit is forced as 1 and user cannot change this bit to 0.
[6]
INTEN
WDT Time-out Interrupt Enable Bit (Write Protect)
If this bit is enabled, when WDT time-out event occurs, the IF (WDT_CTL[3]) will be
set to 1 and WDT time-out interrupt signal is generated and inform to CPU.
0 = WDT time-out interrupt Disabled.
1 = WDT time-out interrupt Enabled.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[5]
WKF
WDT Time-out Wake-up Flag (Write Protect)
This bit indicates the WDT time-out event has triggered chip wake-up or not.
0 = WDT does not cause chip wake-up.
1 = Chip wake-up from Idle or Power-down mode when WDT time-out interrupt
signal is generated.
Note:
This bit is cleared by writing 1 to it.
[4]
WKEN
WDT Time-out Wake-up Function Control (Write Protect)
If this bit is set to 1, while WDT time-out interrupt flag IF (WDT_CTL[3]) is generated
and interrupt enable bit INTEN (WDT_CTL[6]) is enabled, the WDT time-out interrupt
signal will generate a event to trigger CPU wake-up.
0 = Trigger wake-up event function Disabled if WDT time-out interrupt signal
generated.
1 = Trigger wake-up event function Enabled if WDT time-out interrupt signal
generated.
Note1:
This bit is write protected. Refer to the SYS_REGLCTL register.
Note2:
Chip can be woken-up while WDT time-out interrupt signal generated only if
WDT clock source is selected to LIRC (10 kHz) or LXT (32 kHz).
[3]
IF
WDT Time-out Interrupt Flag
This bit will set to 1 while WDT up counter value reaches the selected WDT time-out
interval
0 = WDT time-out interrupt event did not occur.
1 = WDT time-out interrupt event occurred.
Note:
This bit is cleared by writing 1 to it.
[2]
RSTF
WDT Time-out Reset Flag
This bit indicates the system has been reset by WDT time-out reset system event or
not.
0 = WDT time-out reset system event did not occur.
1 = WDT time-out reset system event has been occurred.
Note:
This bit is cleared by writing 1 to it.
[1]
RSTEN
WDT Time-out Reset Enable Bit (Write Protect)
Setting this bit will enable the WDT time-out reset system function If the WDT up
counter value has not been cleared after the specific WDT reset delay period
expires.
0 = WDT time-out reset system function Disabled.
1 = WDT time-out reset system function Enabled.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[0]
Reserved
Reserved.