
NUC126
Aug. 08, 2018
Page
294
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
[25]
CHKSREV
Checksum Bit Order Reverse Enable Bit
This bit is used to enable the bit order reverse function for checksum result CHECKSUM
(CRC_CHECKSUM[31:0]).
0 = Bit order reverse for CRC CHECKSUM Disabled.
1 = Bit order reverse for CRC CHECKSUM Enabled.
Note:
If the checksum result is 0xDD7B0F2E, the bit order reverse result for CRC
checksum is 0x74F0DEBB.
[24]
DATREV
Write Data Bit Order Reverse Enable Bit
This bit is used to enable the bit order reverse function per byte for write data value DATA
(CRC_DATA[31:0]).
0 = Bit order reversed for CRC DATA Disabled.
1 = Bit order reversed for CRC DATA Enabled (per byte).
Note:
If the write data is 0xAABBCCDD, the bit order reverse for CRC write data in is
0x55DD33BB.
[23:2]
Reserved
Reserved.
[1]
CHKSINIT
Checksum Initialization
Set
this
bit
will
auto
reolad
SEED
(CRC_SEED [31:0])
to
CHECKSUM
(CRC_CHECKSUM[31:0]) as CRC operation initial value.
0 = No effect.
1 = Reolad SEED value to CHECKSUM as CRC operation initial value.
Note:
This bit will be cleared automatically.
[0]
CRCEN
CRC Generator Enable Bit
Set this bit 1 to enable CRC generator for CRC operation.
0 = No effect.
1 = CRC generator is active.