
NUC126
Aug. 08, 2018
Page
162
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
6.2.15.2 System Control Register Description
CPUID Register (CPUID)
Register
Offset
R/W
Description
Reset Value
CPUID
0xD00
R
CPUID Register
0x410C_C200
31
30
29
28
27
26
25
24
IMPLEMENTER[7:0]
23
22
21
20
19
18
17
16
Reserved
PART[3:0]
15
14
13
12
11
10
9
8
PARTNO[11:4]
7
6
5
4
3
2
1
0
PARTNO[3:0]
REVISION[3:0]
Bits
Description
[31:24]
IMPLEMENTER
Implementer Code Assigned by ARM
Implementer code assigned by ARM. (ARM = 0x41).
[23:20]
Reserved
Reserved.
[19:16]
PART
Architecture of the Processor
Read as 0xC for ARMv6-M parts
[15:4]
PARTNO
Part Number of the Processor
Read as 0xC20.
[3:0]
REVISION
Revision Number
Read as 0x0