
NUC126
Aug. 08, 2018
Page
842
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
USCI Device Address Register (UI2C_DEVADDR)
Register
Offset
R/W Description
Reset Value
UI2C_DEVADDR0
U0x44 R/W USCI Device Address Register 0
0x0000_0000
UI2C_DEVADDR1
U0x48 R/W USCI Device Address Register 1
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
DEVADDR
7
6
5
4
3
2
1
0
DEVADDR
Bits
Description
[31:10]
Reserved
Reserved.
[9:0]
DEVADDR
Device Address
In I
2
C protocol, this bit field contains the programmed slave address. If the first received
address byte is b1111 0AAX, the AA bits are compared to the bits
DEVADDR[9:8] to
check for address match, where the X is R/W bit. Then the second address byte is also
compared to DEVADDR[7:0].
Note:
When I
2
C operating in 7-bit address mode, only use DEVADDR[6:0]