
NUC126
Aug. 08, 2018
Page
688
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
1 = TM_BRAKEx pin event as level-detect brake source Enabled.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[11:10]
Reserved
Reserved.
[9]
CPO1LBEN
Enable Internal ACMP1_O Digital Output As Level-detect Brake Source (Write
Protect)
0 = Internal ACMP1_O signal as level-detect brake source Disabled.
1 = Internal ACMP1_O signal as level-detect brake source Enabled.
Note1:
Only internal ACMP1_O signal from low to high will be detected as brake
event.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[8]
CPO0LBEN
Enable Internal ACMP0_O Digital Output As Level-detect Brake Source (Write
Protect)
0 = Internal ACMP0_O signal as level-detect brake source Disabled.
1 = Internal ACMP0_O signal as level-detect brake source Enabled.
Note1:
Only internal ACMP0_O signal from low to high will be detected as brake
event.
Note2:
This register is write protected. Refer to SYS_REGLCTL register.
[7]
SYSEBEN
Enable System Fail As Edge-detect Brake Source (Write Protect)
0 = System fail condition as edge-detect brake source Disabled.
1 = System fail condition as edge-detect brake source Enabled.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[6:5]
Reserved
Reserved.
[4]
BRKPEEN
Enable TM_BRAKEx Pin As Edge-detect Brake Source (Write Protect)
0 = TM_BRAKEx pin event as edge-detect brake source Disabled.
1 = TM_BRAKEx pin event as edge-detect brake source Enabled.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[3:2]
Reserved
Reserved.
[1]
CPO1EBEN
Enable Internal ACMP1_O Digital Output As Edge-detect Brake Source (Write
Protect)
0 = Internal ACMP1_O signal as edge-detect brake source Disabled.
1 = Internal ACMP1_O signal as edge-detect brake source Enabled.
Note1:
Only internal ACMP1_O signal from low to high will be detected as brake
event.
Note2:
This register is write protected. Refer to SYS_REGLCTL register.
[0]
CPO0EBEN
Enable Internal ACMP0_O Digital Output As Edge-detect Brake Source (Write
Protect)
0 = Internal ACMP0_O signal as edge-detect brake source Disabled.
1 = Internal ACMP0_O signal as edge-detect brake source Enabled.
Note1:
Only internal ACMP0_O signal from low to high will be detected as brake
event.
Note2:
This register is write protected. Refer to SYS_REGLCTL register.