
NUC126
Aug. 08, 2018
Page
203
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
Clock Frequency Detector Upper Boundary Register (CLK_CDUPB)
Register
Offset
R/W
Description
Reset Value
CLK_CDUPB
0x78
R/W
Clock Frequency Detector Upper Boundary Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
UPERBD
7
6
5
4
3
2
1
0
UPERBD
Bits
Description
[31:10]
Reserved
Reserved.
[9:0]
UPERBD
HXT Clock Frequency Detector Upper Boundary
The bits define the high value of frequency monitor window.
When HXT frequency monitor value higher than this register, the HXT frequency detect fail
interrupt flag will set to 1.