CHAPTER 10 SERIAL INTERFACE FUNCTION
239
Figure 10-19. Wait Signal (2/2)
(2) When master and slave devices both have a nine-clock wait
(master transmits, slave receives, and ACKE = 1)
SCL
6
SDA
7
8
9
1
2
3
SCL
IIC0
6
H
7
8
1
2
3
D2
D1
D0
ACK
D7
D6
D5
9
IIC0
SCL
ACKE
Master
Master and slave both wait
after output of ninth clock.
IIC0 data write (cancel wait)
Slave
FFH is written to IIC0 or WREL is set to 1.
Output according to previously set ACKE value
Transfer lines
Remarks ACKE : Bit 2 of IIC control register (IICC0)
WREL : Bit 5 of IIC control register (IICC0)
A wait may be automatically generated depending on the setting for bit 3 (WTIM) of the IIC control register (IICC0).
Normally, when bit 5 (WREL) of IICC0 is set to “1” or when FFH is written to the IIC shift register (IIC0), the wait
status is canceled and the transmitting side writes data to IIC0 to cancel the wait status.
The master device can also cancel the wait status via either of the following methods.
• By setting bit 1 (STT) of IICC0 to “1”
• By setting bit 0 (SPT) of IICC0 to “1”
Summary of Contents for V850/SA1 mPD703015
Page 2: ...2 MEMO ...
Page 100: ...100 MEMO ...
Page 144: ...144 MEMO ...
Page 200: ...200 MEMO ...
Page 328: ...328 MEMO ...
Page 356: ...356 MEMO ...
Page 358: ...358 MEMO ...
Page 368: ...368 MEMO ...
Page 374: ...374 MEMO ...
Page 382: ...382 MEMO ...