CHAPTER 9 WATCHDOG TIMER
205
(3) Watchdog timer mode register (WDTM)
This register sets the operating mode of the watchdog timer, and enables and disables counting.
WDTM is set by a 1-bit or 8-bit memory manipulation instruction.
RESET input sets WDTM to 00H.
Figure 9-4. Format of Watchdog Timer Mode Register (WDTM)
After reset: 00H
R/W
Address: FFFFF384H
7
6
5
4
3
2
1
0
WDTM
RUN
0
0
WDTM4
0
0
0
0
RUN
Operating Mode Selection for the Watchdog Timer
Note1
0
Disable count
1
Clear count and start counting.
WDTM4
Operating Mode Selection for the Watchdog Timer
Note2
0
Interval timer mode
(If an overflow occurs, a maskable interrupt INTWDTM is generated.)
1
Watchdog timer mode 1
(If an overflow occurs, a nonmaskable interrupt INTWDT is generated.)
Notes 1.
If RUN is set once to 1, the register cannot be cleared to 0 by software. Therefore, when the count
starts, the count cannot be stopped except by RESET input.
2.
If WDTM4 is set once to 1, the register cannot be cleared to 0 by software.
Caution
If RUN is set to 1 and the watchdog timer is cleared, the actual overflow time is a maximum of
0.5% less than the set time.
Summary of Contents for V850/SA1 mPD703015
Page 2: ...2 MEMO ...
Page 100: ...100 MEMO ...
Page 144: ...144 MEMO ...
Page 200: ...200 MEMO ...
Page 328: ...328 MEMO ...
Page 356: ...356 MEMO ...
Page 358: ...358 MEMO ...
Page 368: ...368 MEMO ...
Page 374: ...374 MEMO ...
Page 382: ...382 MEMO ...