CHAPTER 14 PORT FUNCTION
332
(c) Rising edge enable register (EGP0)
Read and write in 8-bit units and bitwise are enabled.
Figure 14-4. Format of Rising Edge Enable Register (EGP0)
After reset:
00H
R/W
Address: FFFFF0C0H
7
6
5
4
3
2
1
0
EGP0
EGP07
EGP06
EGP05
EGP04
EGP03
EGP02
EGP01
EGP00
EGP0n
Control of Rising Edge Detection
0
Interrupt request signal does not occur at rising edge
1
Interrupt request signal occurs at rising edge
Remark
n = 0
: Control of NMI pin
n = 1 to 7 : Control of INTP0 to INTP6 pins
(d) Falling edge enable register (EGN0)
Read and write in 8-bit units and bitwise are enabled.
Figure 14-5. Format of Falling Edge Enable Register (EGN0)
After reset:
00H
R/W
Address: FFFFF0C2H
7
6
5
4
3
2
1
0
EGN0
EGN07
EGN06
EGN05
EGN04
EGN03
EGN02
EGN01
EGN00
EGN0n
Control of Falling Edge Detection
0
Interrupt request signal does not occur at falling edge
1
Interrupt request signal occurs at falling edge
Remark
n = 0
: Control of NMI pin
n = 1 to 7 : Control of INTP0 to INTP6 pins
Summary of Contents for V850/SA1 mPD703015
Page 2: ...2 MEMO ...
Page 100: ...100 MEMO ...
Page 144: ...144 MEMO ...
Page 200: ...200 MEMO ...
Page 328: ...328 MEMO ...
Page 356: ...356 MEMO ...
Page 358: ...358 MEMO ...
Page 368: ...368 MEMO ...
Page 374: ...374 MEMO ...
Page 382: ...382 MEMO ...