CHAPTER 9 WATCHDOG TIMER
203
9.2
Configuration
The watchdog timer consists of the following hardware.
Table 9-3. Watchdog Timer Configuration
Item
Configuration
Control registers
Oscillation stabilization time selection register (OSTS)
Watchdog timer clock selection register (WDCS)
Watchdog timer mode register (WDTM)
9.3
Watchdog Timer Control Register
Three registers control the watchdog timer.
• Oscillation stabilization time selection register (OSTS)
• Watchdog timer clock selection register (WDCS)
• Watchdog timer mode register (WDTM)
(1) Oscillation stabilization time selection register (OSTS)
This register selects the oscillation stabilization time after a reset is applied or the STOP mode is released until
the oscillation is stable.
OSTS is set by an 8-bit memory manipulation instruction.
RESET input sets OSTS to 04H.
Figure 9-2. Format of Oscillation Stabilization Time Selection Register (OSTS)
After reset: 04H
R/W
Address: FFFFF380H
7
6
5
4
3
2
1
0
OSTS
0
0
0
0
0
OSTS2
OSTS1
OSTS0
OSTS2
OSTS1
OSTS0
Oscillation Stabilization Time Selection
Note
0
0
0
2
14
/fxx (964
µ
s)
0
0
1
2
16
/fxx (3.855 ms)
0
1
0
2
17
/fxx (7.710 ms)
0
1
1
2
18
/fxx (15.42 ms)
1
0
0
2
19
/fxx (30.84 ms)
Otherwise
Setting prohibited
Note
Parenthesized values apply when fxx = 17 MHz.
Summary of Contents for V850/SA1 mPD703015
Page 2: ...2 MEMO ...
Page 100: ...100 MEMO ...
Page 144: ...144 MEMO ...
Page 200: ...200 MEMO ...
Page 328: ...328 MEMO ...
Page 356: ...356 MEMO ...
Page 358: ...358 MEMO ...
Page 368: ...368 MEMO ...
Page 374: ...374 MEMO ...
Page 382: ...382 MEMO ...