![NEC V850/SA1 mPD703015 Preliminary User'S Manual Download Page 22](http://html.mh-extra.com/html/nec/v850-sa1-mpd703015/v850-sa1-mpd703015_preliminary-users-manual_249279022.webp)
CHAPTER 1 INTRODUCTION
22
{
External bus interface
16-bit data bus (address/data multiplex)
Address bus: separate output enabled
Bus hold function
External wait function
{
On-chip memory
µ
PD703015, 703015Y (ROM: 128 Kbytes, RAM: 4 Kbytes)
µ
PD70F3017, 70F3017Y (Flash memory: 256 Kbytes, RAM: 8 Kbytes)
{
Interrupts and exceptions
External interrupts: 8 (including NMIs)
Internal interrupts: 30 sources
Exceptions: 1 source
Interrupt priority levels are freely selectable (among 8 levels)
{
I/O lines
Total: 85 (13 input ports and 72 I/O ports)
{
Timer/counter
16-bit timer: 2 channels (PWM output)
8-bit timer: 4 channels (PWM output, cascade connection enabled)
{
Watch timer
When operating under subsystem or main system clock: 1 channel
{
Watchdog timer
1 channel
{
Serial interface (SIO)
Asynchronous serial interface (UART)
Clock-synchronized serial interface (CSI)
I
2
C bus interface (I
2
C) (
µ
PD703015Y or 70F3017Y only)
UART: 1 ch
CSI: 1 ch
UART/CSI: 1 ch
I
2
C/CSI: 1 ch
UART dedicated baud rate generator: 2 channels
{
A/D converter
10-bit resolution: 12 channels
{
DMA controller
On-chip RAM
←→
on-chip peripheral I/O: 3 channels
{
RTP
8 bits
×
1 ch or 4 bits
×
2 ch
{
Clock generator
During main system clock or subsystem clock operation
5-level CPU clock (including slew rate and sub operations)
{
Power-saving functions
HALT/IDLE/STOP modes
{
Package
100-pin plastic LQFP (fine pitch, 14
×
14 mm, resin thickness: 1.40 mm)
121-pin fine pitch BGA (12
×
12 mm)
{
CMOS structure
All static circuits
Summary of Contents for V850/SA1 mPD703015
Page 2: ...2 MEMO ...
Page 100: ...100 MEMO ...
Page 144: ...144 MEMO ...
Page 200: ...200 MEMO ...
Page 328: ...328 MEMO ...
Page 356: ...356 MEMO ...
Page 358: ...358 MEMO ...
Page 368: ...368 MEMO ...
Page 374: ...374 MEMO ...
Page 382: ...382 MEMO ...