CHAPTER 10 SERIAL INTERFACE FUNCTION
240
10.3.5 I
2
C interrupt requests (INTIIC0)
The INTIIC0 interrupt request timing and the IIC status register (IICS0) settings corresponding to that timing are
described below.
(1) Master device operation
(a) Start ~ Address ~ Data ~ Data ~ ~ Stop (normal transmission/reception)
<1> When WTIM = 0
ST
AD6-AD0
RW
AK
D7-D0
AK
D7-D0
AK
SP
▲
1
▲
2
▲
3
∆
4
▲
1 : IICS0 = 10XXX110B
▲
2 : IICS0 = 10XXX000B
▲
3 : IICS0 = 10XXX000B
∆
4 : IICS0 = 00000001B
Remarks
▲
: Always generated
∆
: Generated only when SPIE = 1
X : don’t care
<2> When WTIM = 1
ST
AD6-AD0
RW
AK
D7-D0
AK
D7-D0
AK
SP
▲
1
▲
2
▲
3
∆
4
▲
1 : IICS0 = 10XXX110B
▲
2 : IICS0 = 10XXX100B
▲
3 : IICS0 = 10XXXX00B
∆
4 : IICS0 = 00000001B
Remarks
▲
: Always generated
∆
: Generated only when SPIE = 1
X : don’t care
Summary of Contents for V850/SA1 mPD703015
Page 2: ...2 MEMO ...
Page 100: ...100 MEMO ...
Page 144: ...144 MEMO ...
Page 200: ...200 MEMO ...
Page 328: ...328 MEMO ...
Page 356: ...356 MEMO ...
Page 358: ...358 MEMO ...
Page 368: ...368 MEMO ...
Page 374: ...374 MEMO ...
Page 382: ...382 MEMO ...