CHAPTER 10 SERIAL INTERFACE FUNCTION
260
10.3.6 Interrupt request (INTIIC0) generation timing and wait control
The setting of bit 3 (WTIM) in the IIC control register (IICC0) determines the timing by which INTIIC0 is generated
and the corresponding wait control, as shown in Table 10-3.
Table 10-3. INTIIC0 Timing and Wait Control
During slave device operation
During master device operation
Address
Data reception
Data transmission
Address
Data reception
Data transmission
0
9
Notes 1, 2
8
Note 2
8
Note 2
9
8
8
1
9
Notes 1, 2
9
Note 2
9
Note 2
9
9
9
Notes 1.
The slave device’s INTIIC0 signal and wait period occurs at the falling edge of the ninth clock only when
there is a match with the address set to the slave address register (SVA0).
At this point, ACK is output regardless of the value set to IICC0’s bit 2 (ACKE). For a slave device that
has received an extension code, INTIIC0 occurs at the falling edge of the eighth clock.
2.
If the received address does not match the contents of the slave address register (SVA0), neither INTIIC0
nor a wait occurs.
Remark
The numbers in the table indicate the number of the serial clock’s clock signals. Interrupt requests and
wait control are both synchronized with the falling edge of these clock signals.
WTIM
Summary of Contents for V850/SA1 mPD703015
Page 2: ...2 MEMO ...
Page 100: ...100 MEMO ...
Page 144: ...144 MEMO ...
Page 200: ...200 MEMO ...
Page 328: ...328 MEMO ...
Page 356: ...356 MEMO ...
Page 358: ...358 MEMO ...
Page 368: ...368 MEMO ...
Page 374: ...374 MEMO ...
Page 382: ...382 MEMO ...