![NEC V850/SA1 mPD703015 Preliminary User'S Manual Download Page 117](http://html.mh-extra.com/html/nec/v850-sa1-mpd703015/v850-sa1-mpd703015_preliminary-users-manual_249279117.webp)
CHAPTER 5 INTERRUPT/EXCEPTION PROCESSING FUNCTION
117
5.3.4 Interrupt control register (xxICn)
An interrupt control register is assigned to each maskable interrupt and sets the control conditions for each mas-
kable interrupt request.
The interrupt control register can be read/written in 8- or 1-bit units.
Figure 5-10. Interrupt Control Register (xxICn) Format
After reset: 47H
R/W
Address: FFFFF100H-FFFFF13AH
Symbol
7
6
5
4
3
2
1
0
xxICn
xxIFn
xxMKn
0
0
0
xxPRn2
xxPRn1
xxPRn0
xxIFn
Interrupt request flag
Note
0
Interrupt request not issued
1
Interrupt request issued
xxMKn
Interrupt mask flag
0
Enables interrupt processing
1
Disables interrupt processing (pending)
xxPRn2
xxPRn1
xxPRn0
Interrupt priority specification bit
0
0
0
Specifies level 0 (highest)
0
0
1
Specifies level 1
0
1
0
Specifies level 2
0
1
1
Specifies level 3
1
0
0
Specifies level 4
1
0
1
Specifies level 5
1
1
0
Specifies level 6
1
1
1
Specifies level 7 (lowest)
Note Automatically reset by hardware when interrupt request is accepted.
Remark xx : Identification name of each peripheral unit (WDT, P, WTI, TM, CS, SER, SR, ST, AD,
DMA, WT)
n
: Peripheral unit number (0 to 6)
Summary of Contents for V850/SA1 mPD703015
Page 2: ...2 MEMO ...
Page 100: ...100 MEMO ...
Page 144: ...144 MEMO ...
Page 200: ...200 MEMO ...
Page 328: ...328 MEMO ...
Page 356: ...356 MEMO ...
Page 358: ...358 MEMO ...
Page 368: ...368 MEMO ...
Page 374: ...374 MEMO ...
Page 382: ...382 MEMO ...