![NEC V850/SA1 mPD703015 Preliminary User'S Manual Download Page 89](http://html.mh-extra.com/html/nec/v850-sa1-mpd703015/v850-sa1-mpd703015_preliminary-users-manual_249279089.webp)
CHAPTER 4 BUS CONTROL FUNCTION
89
4.6 Idle State Insertion Function
To facilitate interfacing with low-speed memory devices and meeting the data output float delay time on memory
read accesses, one idle state (TI) can be inserted into the current bus cycle after the T3 state. The bus cycle follow-
ing continuous bus cycles starts after one idle state.
Specifying insertion of the idle state is programmable by using the bus cycle control register (BCC).
Immediately after the system has been reset, idle state insertion is automatically programmed for all memory
blocks.
(1) Bus cycle control register (BCC)
This register can be read/written in 16-bit units.
After reset: AAAAH
R/W
Address: FFFFF062H
Symbol
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
BCC
Idle State Insert Specification
0
Not inserted
1
Inserted
n
Blocks into Which Idle State Is Inserted
0
Blocks 0/1
1
Blocks 2/3
2
Blocks 4/5
3
Blocks 6/7
4
Blocks 8/9
5
Blocks 10/11
6
Blocks 12/13
7
Blocks 14/15
Block 0 is reserved for the internal ROM area; therefore, no idle state is specified regardless of the BCC setting.
The internal RAM area and on-chip peripheral I/O area of block 15 are not subject to insertion of the idle state.
Be sure to set bits 0, 2, 4, 6, 8, 10, 12, and 14 to 0. If these bits are set to 1, the operation is not guaranteed.
0
BC01
0
BC11
0
BC21
0
BC31
0
BC41
0
BC51
0
BC61
0
BC71
BCn1
1
Summary of Contents for V850/SA1 mPD703015
Page 2: ...2 MEMO ...
Page 100: ...100 MEMO ...
Page 144: ...144 MEMO ...
Page 200: ...200 MEMO ...
Page 328: ...328 MEMO ...
Page 356: ...356 MEMO ...
Page 358: ...358 MEMO ...
Page 368: ...368 MEMO ...
Page 374: ...374 MEMO ...
Page 382: ...382 MEMO ...