CHAPTER 6 CLOCK GENERATION FUNCTION
141
6.4.4 Software STOP mode
(1) Settings and operating states
This mode stops the entire system by stopping the clock oscillator (generator) and by stopping the internal main
clock. The sub clock oscillator continues operating and the on-chip sub clock supply is continued. When the
FRC bit in the processor clock control register (PCC) is set (to “1”), the sub clock oscillator’s on-chip feedback
resistance is cut. This sets ultra low power consumption mode during which the only current is the device’s leak
current.
During this mode, program execution is stopped and the contents of all registers and on-chip RAM are retained
as they were just before software STOP mode was set. When the resonator is connected, i.e., when the CESEL
bit in the power saving control register (PSC) has been cleared (to “0”), an oscillation stabilization time is required
after the mode is canceled.
This mode can be set only when the main clock is being used as the CPU clock. This mode is set when the STP
bit in the power saving control register (PSC) has been set (to “1”).
Do not set this mode when the sub clock has been selected as the CPU clock.
The operating states for software STOP mode are listed in Table 6-3.
Table 6-3. Operating States during Software STOP Mode (1/2)
Mode Settings
Item
When Sub Clock Exists
When Sub Clock Does Not Exist
CPU
Stopped
Clock oscillator
Oscillation for main clock is stopped, oscillation for sub clock continues (in some cases)
Clock supply to CPU and on-chip peripheral functions is stopped
16-bit timer (TM0)
Operates when INTWTI is selected for count
clock (f
xt
is selected as count clock for watch
timer)
Stopped
16-bit timer (TM1)
Stopped
8-bit timer (TM2)
Stopped
8-bit timer (TM3)
Stopped
8-bit timer (TM4)
Operates when f
xt
is selected for count clock
Stopped
8-bit timer (TM5)
Operates when f
xt
is selected for count clock
Stopped
Watch timer
Operates when f
xt
is selected for count clock
Stopped
Watchdog timer
Stopped
SIO0-SIO2
Operates when an external clock is selected as the serial clock
I
2
C
Note
Stopped
UART0,
UART1
Operates when an external clock is selected as the serial clock
A/D converter
Stopped
DMA0-DMA2
Stopped
Note
µ
PD703015Y and 70F3017Y only
Serial
interface
Summary of Contents for V850/SA1 mPD703015
Page 2: ...2 MEMO ...
Page 100: ...100 MEMO ...
Page 144: ...144 MEMO ...
Page 200: ...200 MEMO ...
Page 328: ...328 MEMO ...
Page 356: ...356 MEMO ...
Page 358: ...358 MEMO ...
Page 368: ...368 MEMO ...
Page 374: ...374 MEMO ...
Page 382: ...382 MEMO ...