CHAPTER 6 CLOCK GENERATION FUNCTION
134
(2) Power saving control register (PSC)
This is a specific register. It can be written to only when a specified combination of sequences is used.
For details, see 3.4.9 Specific registers.
This register can be read/written in 8- or 1-bit units.
Figure 6-2. Format of Power Saving Control Register (PSC)
After reset:
C0H
R/W
Address : FFFFF070H
7
6
5
4
3
2
1
0
PSC
DCLK1
DCLK0
0
CESEL
0
IDLE
STP
0
DCLK1
DCLK0
Specification of CLKOUT Pin’s Operation
0
0
Output enabled
0
1
Setting prohibited
1
0
Setting prohibited
1
1
Output disabled (when reset)
CESEL
Selection of Resonator and External Clock
0
Connect resonator to X1 and X2
1
Connect external clock to X1
Note 1
IDLE
IDLE Mode Setting
0
Normal mode
1
IDLE mode
Note 2
STP
STOP Mode Setting
0
Normal mode
1
STOP mode
Note 3
Notes 1.
When CESEL = 1, the oscillation stabilization time is cut.
2.
When IDLE mode is canceled, this bit is automatically reset (to “0”).
3.
When STOP mode is canceled, this bit is automatically reset (to “0”).
Caution
The bits in DCLK0 and DCLK1 should be manipulated in 8-bit units.
Summary of Contents for V850/SA1 mPD703015
Page 2: ...2 MEMO ...
Page 100: ...100 MEMO ...
Page 144: ...144 MEMO ...
Page 200: ...200 MEMO ...
Page 328: ...328 MEMO ...
Page 356: ...356 MEMO ...
Page 358: ...358 MEMO ...
Page 368: ...368 MEMO ...
Page 374: ...374 MEMO ...
Page 382: ...382 MEMO ...