CHAPTER 4 BUS CONTROL FUNCTION
92
4.8 Bus Timing
The V850/SA1 can execute the read/write control for an external device by the following two modes.
•
Mode using DSTB, R/W, LBEN, UBEN, and ASTB signals
•
Mode using RD, WRL, WRH, and ASTB signals
Set these modes by using the BIC bit of the system control register (SYC).
(1) Memory read (0 wait)
T1
T2
T3
CLKOUT (input)
A16 to A21 (output)
AD0 to AD15
(input/output)
Address
Data
Address
ASTB (output)
R/W (output)
DSTB, RD (output)
UBEN, LBEN (output)
WAIT (input)
WRH, WRL (output)
H
A1 to A15 (output)
Address
Remarks 1.
{
indicates the sampling timing when the number of programmable waits is set to 0.
2.
The broken line indicates the high-impedance state.
Summary of Contents for V850/SA1 mPD703015
Page 2: ...2 MEMO ...
Page 100: ...100 MEMO ...
Page 144: ...144 MEMO ...
Page 200: ...200 MEMO ...
Page 328: ...328 MEMO ...
Page 356: ...356 MEMO ...
Page 358: ...358 MEMO ...
Page 368: ...368 MEMO ...
Page 374: ...374 MEMO ...
Page 382: ...382 MEMO ...