REL0.2
Page 49 of 88
Zynq Ult MPSoC SBC Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B1
Pin No
Signal Name
MPSoC
Pin Name
MPSoC
Bank
MPSoC
Pin No
Signal Type/
Termination
Description
33
PL_AG9_LVDS64_
L7P_QBC
IO_L7P_T1L_N0_Q
BC_AD13P_64
64
AG9
IO, 1.8V LVDS PL Bank64 IO7 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input13
positive or Single ended
I/O.
37
PL_AE8_LVDS64_
L2N
IO_L2N_T0L_N3_64 64
AE8
IO, 1.8V LVDS PL Bank64 IO2 differential
negative.
Same
pin
can
be
configured as Single ended
I/O.
39
PL_AE9_LVDS64_
L2P
IO_L2P_T0L_N2_64 64
AE9
IO, 1.8V LVDS PL Bank64 IO2 differential
positive.
Same
pin
can
be
configured as Single ended
I/O.
43
PL_AE7_LVDS64_
L4N_DBC
IO_L4N_T0U_N7_D
BC_AD7N_64
64
AE7
IO, 1.8V LVDS PL Bank64 IO4 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input7
Negative or Single ended
I/O.
45
PL_AD7_LVDS64_
L4P_DBC
IO_L4P_T0U_N6_D
BC_AD7P_64
64
AD7
IO, 1.8V LVDS PL Bank64 IO4 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input7
positive or Single ended
I/O.
49
PL_AC8_LVDS64_
L3N
IO_L3N_T0L_N5_A
D15N_64
64
AC8
IO, 1.8V LVDS PL Bank64 IO3 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input15
Negative or Single ended
I/O.