REL0.2
Page 70 of 88
Zynq Ult MPSoC SBC Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B3
Pin No
Signal Name
MPSoC
Pin Name
MPSoC
Bank
MPSoC
Pin No
Signal Type/
Termination
Description
41
PL_AB11_LVDS43
_L8P_HDGC
IO_L8P_HDGC_AD4
P_43
43
AB11
IO, 1.8V LVDS PL Bank43 IO8 differential
positive.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
positive or PLSYSMON
differential analog input4
positive or Single ended
I/O.
42
PL_AC11_LVDS43
_L8N_HDGC
IO_L8N_HDGC_AD4
N_43
43
AC11
IO, 1.8V LVDS PL Bank43 IO8 differential
negative.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
negative or PLSYSMON
differential analog input4
negative or Single ended
I/O.
43
PL_AD11_LVDS43
_L7P_HDGC
IO_L7P_HDGC_AD5
P_43
43
AD11
IO, 1.8V LVDS PL Bank43 IO7 differential
positive.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
positive or PLSYSMON
differential analog input5
positive or Single ended
I/O.
44
PL_AD10_LVDS43
_L7N_HDGC
IO_L7N_HDGC_AD5
N_43
43
AD10
IO, 1.8V LVDS PL Bank43 IO7 differential
negative.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
negative or PLSYSMON
differential analog input5
negative or Single ended
I/O.