REL0.2
Page 56 of 88
Zynq Ult MPSoC SBC Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B2
Pin No
Signal Name
MPSoC
Pin Name
MPSoC
Bank
MPSoC
Pin No
Signal Type/
Termination
Description
4
PL_AG1_LVDS64_
L24N
IO_L24N_T3U_N11
_64
64
AG1
IO, 1.8V LVDS PL
Bank64
IO24
differential
negative.
Same
pin
can
be
configured as Single ended
I/O.
5
PL_AB4_LVDS64_
L15P
IO_L15P_T2L_N4_A
D11P_64
64
AB4
IO, 1.8V LVDS PL
Bank64
IO15
differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input11
positive or Single ended
I/O.
6
PL_AB3_LVDS64_
L15N
IO_L15N_T2L_N5_
AD11N_64
64
AB3
IO, 1.8V LVDS PL
Bank64
IO15
differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input11
negative or Single ended
I/O.
7
PL_AB2_LVDS64_
L17P
IO_L17P_T2U_N8_
AD10P_64
64
AB2
IO, 1.8V LVDS PL
Bank64
IO17
differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input10
positive or Single ended
I/O.
8
PL_AC2_LVDS64_
L17N
IO_L17N_T2U_N9_
AD10N_64
64
AC2
IO, 1.8V LVDS PL
Bank64
IO17
differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input10
negative or Single ended
I/O.
11
PL_AB1_LVDS64_
L18P
IO_L18P_T2U_N10
_AD2P_64
64
AB1
IO, 1.8V LVDS PL
Bank64
IO18
differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input2
positive or Single ended
I/O.