REL0.2
Page 50 of 88
Zynq Ult MPSoC SBC Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B1
Pin No
Signal Name
MPSoC
Pin Name
MPSoC
Bank
MPSoC
Pin No
Signal Type/
Termination
Description
51
PL_AB8_LVDS64_
L3P
IO_L3P_T0L_N4_AD
15P_64
64
AB8
IO, 1.8V LVDS PL Bank64 IO3 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input15
positive or Single ended
I/O.
55
PL_AB6_LVDS64_
L6P
IO_L6P_T0U_N10_
AD6P_64
64
AB6
IO, 1.8V LVDS PL Bank64 IO6 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input6
positive or Single ended
I/O.
57
PL_AC6_LVDS64_
L6N
IO_L6N_T0U_N11_
AD6N_64
64
AC6
IO, 1.8V LVDS PL Bank64 IO6 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input6
negative or Single ended
I/O.
38
PL_AG8_LVDS64_
L8N
IO_L8N_T1L_N3_A
D5N_64
64
AG8
IO, 1.8V LVDS PL Bank64 IO8 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input5
negative or Single ended
I/O.
40
PL_AF8_LVDS64_
L8P
IO_L8P_T1L_N2_AD
5P_64
64
AF8
IO, 1.8V LVDS PL Bank64 IO8 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input5
positive or Single ended
I/O.
44
PL_AD9_LVDS64_
L1N_DBC
IO_L1N_T0L_N1_D
BC_64
64
AD9
IO, 1.8V LVDS PL Bank64 IO1 differential
negative.
Same
pin
can
be
configured as Single ended
I/O.