REL0.2
Page 61 of 88
Zynq Ult MPSoC SBC Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B2
Pin No
Signal Name
MPSoC
Pin Name
MPSoC
Bank
MPSoC
Pin No
Signal Type/
Termination
Description
21
PL_L14_LVDS46_
L12P
IO_L12P_AD0P_46
46
L14
IO, 1.8V LVDS PL
Bank46
IO12
differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input0
positive or Single ended
I/O.
22
PL_L13_LVDS46_
L12N
IO_L12N_AD0N_46
46
L13
IO, 1.8V LVDS PL
Bank46
IO12
differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input0
negative or Single ended
I/O.
23
PL_G15_LVDS46_
L9P
IO_L9P_AD3P_46
46
G15
IO, 1.8V LVDS PL Bank46 IO9 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input3
positive or Single ended
I/O.
24
PL_G14_LVDS46_
L9N
IO_L9N_AD3N_46
46
G14
IO, 1.8V LVDS PL Bank46 IO9 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input3
negative or Single ended
I/O.
25
PL_B15_LVDS46_
L1P
IO_L1P_AD11P_46
46
B15
IO, 1.8V LVDS PL Bank46 IO1 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input11
positive or Single ended
I/O.
26
PL_A15_LVDS46_
L1N
IO_L1N_AD11N_46
46
A15
IO, 1.8V LVDS PL Bank46 IO1 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input11
negative or Single ended
I/O.