REL0.2
Page 57 of 88
Zynq Ult MPSoC SBC Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B2
Pin No
Signal Name
MPSoC
Pin Name
MPSoC
Bank
MPSoC
Pin No
Signal Type/
Termination
Description
12
PL_AC1_LVDS64_
L18N
IO_L18N_T2U_N11
_AD2N_64
64
AC1
IO, 1.8V LVDS PL
Bank64
IO18
differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input2
negative or Single ended
I/O.
13
PL_AD2_LVDS64_
L16P_QBC
IO_L16P_T2U_N6_
QBC_AD3P_64
64
AD2
IO, 1.8V LVDS PL
Bank64
IO16
differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input3
positive or Single ended
I/O.
14
PL_AD1_LVDS64_
L16N_QBC
IO_L16N_T2U_N7_
QBC_AD3N_64
64
AD1
IO, 1.8V LVDS PL
Bank64
IO16
differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input3
negative or Single ended
I/O.
15
PL_AC4_LVDS64_
L14P_GC
IO_L14P_T2L_N2_G
C_64
64
AC4
IO, 1.8V LVDS PL
Bank64
IO14
differential
positive.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
positive or Single ended
I/O.
16
PL_AC3_LVDS64_
L14N_GC
IO_L14N_T2L_N3_
GC_64
64
AC3
IO, 1.8V LVDS PL
Bank64
IO14
differential
negative.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
negative or Single ended
I/O.