REL0.2
Page 59 of 88
Zynq Ult MPSoC SBC Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B2
Pin No
Signal Name
MPSoC
Pin Name
MPSoC
Bank
MPSoC
Pin No
Signal Type/
Termination
Description
51
PL_J12_LVDS45_L
4P
IO_L4P_AD12P_45
45
J12
IO, 1.8V LVDS PL Bank45 IO4 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input12
positive or Single ended
I/O.
52
PL_H12_LVDS45_
L4N
IO_L4N_AD12N_45
45
H12
IO, 1.8V LVDS PL Bank45 IO4 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input12
negative or Single ended
I/O.
53
PL_J11_LVDS45_L
1P
IO_L1P_AD15P_45
45
J11
IO, 1.8V LVDS PL Bank45 IO1 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input15
positive or Single ended
I/O.
54
PL_J10_LVDS45_L
1N
IO_L1N_AD15N_45
45
J10
IO, 1.8V LVDS PL Bank45 IO1 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input15
negative or Single ended
I/O.
55
PL_K13_LVDS45_
L2P
IO_L2P_AD14P_45
45
K13
IO, 1.8V LVDS PL Bank45 IO2 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input14
positive or Single ended
I/O.
56
PL_K12_LVDS45_
L2N
IO_L2N_AD14N_45
45
K12
IO, 1.8V LVDS PL Bank45 IO2 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input14
negative or Single ended
I/O.