REL0.2
Page 47 of 88
Zynq Ult MPSoC SBC Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
For more details on PL HP Bank64 pinouts on Board to Board Connector1, refer the below table.
B2B1
Pin No
Signal Name
MPSoC
Pin Name
MPSoC
Bank
MPSoC
Pin No
Signal Type/
Termination
Description
1
PL_AE5_LVDS64_
L12P_GC
IO_L12P_T1U_N10
_GC_64
64
AE5
IO, 1.8V LVDS PL
Bank64
IO12
differential
positive.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
positive or Single ended
I/O.
3
PL_AF5_LVDS64_
L12N_GC
IO_L12N_T1U_N11
_GC_64
64
AF5
IO, 1.8V LVDS PL
Bank64
IO12
differential
negative.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
negative or Single ended
I/O.
7
PL_AF6_LVDS64_
L11N_GC
IO_L11N_T1U_N9_
GC_64
64
AF6
IO, 1.8V LVDS PL
Bank64
IO11
differential
negative.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
negative or Single ended
I/O.
9
PL_AF7_LVDS64_
L11P_GC
IO_L11P_T1U_N8_
GC_64
64
AF7
IO, 1.8V LVDS PL
Bank64
IO12
differential
positive.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
positive or Single ended
I/O.
13
PL_AD5_LVDS64_
L13P_GC
IO_L13P_T2L_N0_G
C_QBC_64
64
AD5
IO, 1.8V LVDS PL
Bank64
IO13
differential
positive.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
positive or Single ended
I/O.