REL0.2
Page 72 of 88
Zynq Ult MPSoC SBC Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B3
Pin No
Signal Name
MPSoC
Pin Name
MPSoC
Bank
MPSoC
Pin No
Signal Type/
Termination
Description
53
PL_AC12_LVDS43
_L6P_HDGC
IO_L6P_HDGC_AD6
P_43
43
AC12
IO, 1.8V LVDS PL Bank43 IO6 differential
positive.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
positive or PLSYSMON
differential analog input6
positive or Single ended
I/O.
54
PL_AD12_LVDS43
_L6N_HDGC
IO_L6N_HDGC_AD6
N_43
43
AD12
IO, 1.8V LVDS PL Bank43 IO6 differential
negative.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
negative or PLSYSMON
differential analog input6
negative or Single ended
I/O.
58
PL_AH12_LVDS43
_L3P
IO_L3P_AD9P_43
43
AH12
IO, 1.8V LVDS PL Bank43 IO3 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input9
positive or Single ended
I/O.
60
PL_AH11_LVDS43
_L3N
IO_L3N_AD9N_43
43
AH11
IO, 1.8V LVDS PL Bank43 IO3 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input9
negative or Single ended
I/O.