REL0.2
Page 75 of 88
Zynq Ult MPSoC SBC Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B3
Pin No
Signal Name
MPSoC
Pin Name
MPSoC
Bank
MPSoC
Pin No
Signal Type/
Termination
Description
11
PL_AC14_LVDS44
_L6P_HDGC
IO_L6P_HDGC_44
44
AC14
IO, 1.8V LVDS PL Bank44 IO6 differential
positive.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
positive or Single ended
I/O.
12
PL_AC13_LVDS44
_L6N_HDGC
IO_L6N_HDGC_44
44
AC13
IO, 1.8V LVDS PL Bank44 IO6 differential
negative.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
negative or Single ended
I/O.
13
PL_Y14_LVDS44_
L10P
IO_L10P_AD10P_44 44
Y14
IO, 1.8V LVDS PL
Bank44
IO10
differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input10
positive or Single ended
I/O.
14
PL_Y13_LVDS44_
L10N
IO_L10N_AD10N_4
4
44
Y13
IO, 1.8V LVDS PL
Bank44
IO10
differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input10
negative or Single ended
I/O.
15
PL_W14_LVDS44
_L9P
IO_L9P_AD11P_44
44
W14
IO, 1.8V LVDS PL Bank44 IO9 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input11
positive or Single ended
I/O.
16
PL_W13_LVDS44
_L9N
IO_L9N_AD11N_44
44
W13
IO, 1.8V LVDS PL Bank44 IO9 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input11
negative or Single ended
I/O.