REL0.2
Page 71 of 88
Zynq Ult MPSoC SBC Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B3
Pin No
Signal Name
MPSoC
Pin Name
MPSoC
Bank
MPSoC
Pin No
Signal Type/
Termination
Description
47
PL_AE10_LVDS43
_L4P
IO_L4P_AD8P_43
43
AE10
IO, 1.8V LVDS PL Bank43 IO4 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input8
positive or Single ended
I/O.
48
PL_AF10_LVDS43
_L4N
IO_L4N_AD8N_43
43
AF10
IO, 1.8V LVDS PL Bank43 IO4 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input8
negative or Single ended
I/O.
49
PL_AF11_LVDS43
_L2P
IO_L2P_AD10P_43
43
AF11
IO, 1.8V LVDS PL Bank43 IO2 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input10
positive or Single ended
I/O.
50
PL_AG11_LVDS43
_L2N
IO_L2N_AD10N_43
43
AG11
IO, 1.8V LVDS PL Bank43 IO2 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input10
negative or Single ended
I/O.
51
PL_AG10_LVDS43
_L1P
IO_L1P_AD11P_43
43
AG10
IO, 1.8V LVDS PL Bank43 IO1 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input11
positive or Single ended
I/O.
52
PL_AH10_LVDS43
_L1N
IO_L1N_AD11N_43
43
AH10
IO, 1.8V LVDS PL Bank43 IO1 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input11
negative or Single ended
I/O.