REL0.2
Page 76 of 88
Zynq Ult MPSoC SBC Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B3
Pin No
Signal Name
MPSoC
Pin Name
MPSoC
Bank
MPSoC
Pin No
Signal Type/
Termination
Description
17
PL_AA13_LVDS44
_L7P_HDGC
IO_L7P_HDGC_44
44
AA13
IO, 1.8V LVDS PL Bank44 IO7 differential
positive.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
positive or Single ended
I/O.
18
PL_AB13_LVDS44
_L7N_HDGC
IO_L7N_HDGC_44
44
AB13
IO, 1.8V LVDS PL Bank44 IO7 differential
negative.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
negative or Single ended
I/O.
21
PL_W12_LVDS44
_L11P
IO_L11P_AD9P_44
44
W12
IO, 1.8V LVDS PL
Bank44
IO11
differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input9
positive or Single ended
I/O.
22
PL_W11_LVDS44
_L11N
IO_L11N_AD9N_44
44
W11
IO, 1.8V LVDS PL
Bank44
IO11
differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input9
negative or Single ended
I/O.
23
PL_Y12_LVDS44_
L12P
IO_L12P_AD8P_44
44
Y12
IO, 1.8V LVDS PL
Bank44
IO12
differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input8
positive or Single ended
I/O.
24
PL_AA12_LVDS44
_L12N
IO_L12N_AD8N_44
44
AA12
IO, 1.8V LVDS PL
Bank44
IO12
differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input8
negative or Single ended
I/O.