REL0.2
Page 69 of 88
Zynq Ult MPSoC SBC Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B3
Pin No
Signal Name
MPSoC
Pin Name
MPSoC
Bank
MPSoC
Pin No
Signal Type/
Termination
Description
33
PL_Y9_LVDS43_L
11P
IO_L11P_AD1P_43
43
Y9
IO, 1.8V LVDS PL
Bank43
IO11
differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input1
positive or Single ended
I/O.
34
PL_AA8_LVDS43_
L11N
IO_L11N_AD1N_43
43
AA8
IO, 1.8V LVDS PL
Bank43
IO11
differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input1
negative or Single ended
I/O.
35
PL_AA11_LVDS43
_L9P
IO_L9P_AD3P_43
43
AA11
IO, 1.8V LVDS PL Bank43 IO9 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input3
positive or Single ended
I/O.
36
PL_AA10_LVDS43
_L9N
IO_L9N_AD3N_43
43
AA10
IO, 1.8V LVDS PL Bank43 IO9 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input3
negative or Single ended
I/O.
39
PL_AB10_LVDS43
_L12P
IO_L12P_AD0P_43
43
AB10
IO, 1.8V LVDS PL
Bank43
IO12
differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input0
positive or Single ended
I/O.
40
PL_AB9_LVDS43_
L12N
IO_L12N_AD0N_43
43
AB9
IO, 1.8V LVDS PL
Bank43
IO12
differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input0
negative or Single ended
I/O.