REL0.2
Page 64 of 88
Zynq Ult MPSoC SBC Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B2
Pin No
Signal Name
MPSoC
Pin Name
MPSoC
Bank
MPSoC
Pin No
Signal Type/
Termination
Description
41
PL_F15_LVDS46_
L8P_HDGC
IO_L8P_HDGC_AD4
P_46
46
F15
IO, 1.8V LVDS PL Bank46 IO8 differential
positive.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
positive or PLSYSMON
differential analog input4
positive or Single ended
I/O.
42
PL_E15_LVDS46_
L8N_HDGC
IO_L8N_HDGC_AD4
N_46
46
E15
IO, 1.8V LVDS PL Bank46 IO8 differential
negative.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
negative or PLSYSMON
differential analog input4
negative or Single ended
I/O.
43
PL_G13_LVDS46_
L7P_GC
IO_L7P_HDGC_AD5
P_46
46
G13
IO, 1.8V LVDS PL Bank46 IO7 differential
positive.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
positive or PLSYSMON
differential analog input5
positive or Single ended
I/O.
44
PL_F13_LVDS46_
L7N_GC
IO_L7N_HDGC_AD5
N_46
46
F13
IO, 1.8V LVDS PL Bank46 IO7 differential
negative.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
negative or PLSYSMON
differential analog input5
negative or Single ended
I/O.