REL0.2
Page 63 of 88
Zynq Ult MPSoC SBC Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B2
Pin No
Signal Name
MPSoC
Pin Name
MPSoC
Bank
MPSoC
Pin No
Signal Type/
Termination
Description
34
PL_A14_LVDS46_
L2N
IO_L2N_AD10N_46
46
A14
IO, 1.8V LVDS PL Bank46 IO2 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input10
negative or Single ended
I/O.
35
PL_B13_LVDS46_
L3P
IO_L3P_AD9P_46
46
B13
IO, 1.8V LVDS PL Bank46 IO3 differential
positive.
Same
pin
can
be
configured as PLSYSMON
differential analog input9
positive or Single ended
I/O.
36
PL_A13_LVDS46_
L3N
IO_L3N_AD9N_46
46
A13
IO, 1.8V LVDS PL Bank46 IO3 differential
negative.
Same
pin
can
be
configured as PLSYSMON
differential analog input9
negative or Single ended
I/O.
37
PL_E14_LVDS46_
L6P_GC
IO_L6P_HDGC_AD6
P_46
46
E14
IO, 1.8V LVDS PL Bank46 IO6 differential
positive.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
positive or PLSYSMON
differential analog input6
positive or Single ended
I/O.
38
PL_E13_LVDS46_
L6N_GC
IO_L6N_HDGC_AD6
N_46
46
E13
IO, 1.8V LVDS PL Bank46 IO6 differential
negative.
Same
pin
can
be
configured as HDGC Global
Clock Input differential
negative or PLSYSMON
differential analog input6
negative or Single ended
I/O.