Parameter
Range
Description
Enable RX byte ordering
On/Off
When you turn this option On, the PCS
includes the byte ordering block.
Byte ordering control mode
manual
auto
Specifies the control mode for the byte
ordering block. The following modes are
available:
• Manual : Allows you to control the byte
ordering block
• Auto : The word aligner automatically
controls the byte ordering block once
word alignment is achieved.
Byte ordering pattern width
8-10
Shows width of the pad that you must specify.
This width depends upon the PCS width and
whether nor not 8B/10B encoding is used as
follows:
Width 8B/10B Pad Pattern
8/16,32 No 8 bits
10,20,40 No 10 bits
8,16,32 Yes 9 bits
Byte ordering symbol count
1-2
Specifies the number of symbols the word
aligner should search for. When the PMA is
16 or 20 bits wide, the byte ordering block can
optionally search for 1 or 2 symbols.
Byte order pattern (hex)
User-specified
8-10 bit pattern
Specifies the search pattern for the byte
ordering block.
Byte order pad value (hex)
User-specified
8-10 bit pattern
Specifies the pad pattern that is inserted by
the byte ordering block. This value is inserted
when the byte order pattern is recognized.
The byte ordering pattern should occupy the
least significant byte (LSB) of the parallel TX
data. If the byte ordering block identifies the
programmed byte ordering pattern in the
most significant byte (MSB) of the byte-
deserialized data, it inserts the appropriate
number of user-specified pad bytes to push
the byte ordering pattern to the LSB position,
restoring proper byte ordering.
12-16
Standard PCS Parameters for the Native PHY
UG-01080
2015.01.19
Altera Corporation
Stratix V Transceiver Native PHY IP Core
Send Feedback