
General-purpose timer (TIM2)
RM0453
836/1454
RM0453 Rev 2
Figure 205. Counter timing diagram, internal clock divided by N
Figure 206. Counter timing diagram, Update event with ARPE=1 (counter underflow)
00
1F
20
MS31192V1
CK_PSC
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter underflow
Update interrupt flag
(UIF)
01
FD
36
MS31193V1
CK_PSC
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter underflow
Update interrupt flag
(UIF)
00
02
03
04
05
06
07
01
CEN
Auto-reload preload
register
Write a new value in TIMx_ARR
06
05
04
03
02
01
FD
36
Auto-reload active
register