
Analog-to-digital converter (ADC)
RM0453
590/1454
RM0453 Rev 2
0x04
ADC_IER
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
CCR
DY
IE
.
Res.
EO
CALI
E
Res.
AW
D
3
IE
AW
D
2
IE
AW
D
1
IE
Res.
Res.
OVRI
E
EOS
IE
EOCI
E
EO
SMPI
E
AD
R
D
YI
E
Reset value
0
0
0
0
0
0 0 0 0 0
0x08
ADC_CR
ADCAL
Res.
Res.
ADVREG
EN
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
ADS
T
P
Res.
AD
S
TAR
T
ADDIS
ADEN
Reset value
0
0
0
0 0 0
0x0C
ADC_CFGR1
Res.
AWDCH[4:0]
Res.
Res.
AW
D
1E
N
AW
D
1
S
G
L
CHSEL
RMOD
Res.
Res.
Res.
Res.
DIS
C
EN
AUT
O
FF
WA
IT
CONT
OV
RMOD
E
X
TEN[
1:
0]
Res.
EXTSEL
[2:0]
ALI
G
N
RES
[1:0]
SCA
N
DI
R
DMACFG
DMAE
N
Reset value
0 0
0
0
0
0 0
0
0
0
0 0
0 0
0
0
0
0
0
0 0 0 0 0
0x10
ADC_CFGR2
C
K
M
O
DE
[1
:0
]
LFTRI
G
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
TO
V
S
O
V
SS
[3
:0
]
OV
SR[
2
:0
]
Res.
O
VSE
Reset value
0
0 0
0
0
0
0
0
0 0 0 0 0
0x14
ADC_SMPR
Re
s.
Re
s.
.
Re
s.
.
Re
s.
.
Re
s.
.
Re
s.
.
SMPS
EL17
SMPS
EL16
SMPS
EL15
SMPS
EL14
SMPS
EL13
SMPS
EL12
S
M
PSE
L1
1
SMPS
EL10
S
M
PSE
L9
S
M
PSE
L8
S
M
PSE
L7
S
M
PSE
L6
S
M
PSE
L5
S
M
PSE
L4
S
M
PSE
L3
S
M
PSE
L2
S
M
PSE
L1
S
M
PSE
L0
Re
s.
SMP2
[2:0]
Re
s.
SMP1
[2:0]
Reset value
0
0
0 0
0 0
0 0
0 0
0
0 0
0 0
0
0
0
0
0
0
0 0 0
0x18
Reserved
Reserved
0x1C
Reserved
Reserved
0x20
ADC_AWD1TR
Res.
Res.
Res.
Res.
HT1[11:0]
Res.
Res.
Res.
Res.
LT1[11:0]
Reset value
1
1
1
1
1 1
1 1
1 1
1 1
0
0
0
0
0
0
0
0 0 0 0 0
0x24
ADC_AWD2TR
Res.
Res.
Res.
Res.
HT2[11:0]
Res.
Res.
Res.
Res.
LT2[11:0]
Reset value
1
1
1
1
1 1
1 1
1 1
1 1
0
0
0
0
0
0
0
0 0 0 0 0
0x28
ADC_CHSELR
(CHSELRMOD=
0)
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res
Res
Res
Res
Res
CHSE
L17
CHSE
L16
CHSE
L15
CHSE
L14
CHSE
L13
CHSE
L12
CHSEL
11
CHSE
L10
CHSEL
9
CHSEL
8
CHSEL
7
CHSEL
6
CHSEL
5
CHSEL
4
CHSEL
3
CHSEL
2
CHSEL
1
CHSEL
0
Reset value
0 0
0
0 0
0 0
0
0
0
0
0
0
0 0 0 0 0
0x28
ADC_CHSELR
(CHSELRMOD=
1)
SQ8[3:0]
SQ7[3:0]
SQ6[3:0]
SQ5[3:0]
SQ4[3:0]
SQ3[3:0]
SQ2[3:0]
SQ1[3:0]
Reset value
0
0 0
0
0
0
0
0
0 0
0 0
0 0
0 0
0
0 0
0 0
0
0
0
0
0
0
0 0 0 0 0
0x2C
ADC_AWD3TR
Res.
Res.
Res.
Res.
HT3[11:0]
Res.
Res.
Res.
Res.
LT3[11:0]
Reset value
1
1
1
1
1 1
1 1
1 1
1 1
0
0
0
0
0
0
0
0 0 0 0 0
0x30
0x34
0x38
0x3C
Reserved
Reserved
0x40
ADC_DR
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
DATA[15:0]
Reset value
0
0 0
0 0
0
0
0
0
0
0
0 0 0 0 0
...
Reserved
Reserved
0xA0
ADC_AWD2CR
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res
Res
Res
Res
Res
A
W
D2CH17
A
W
D2CH16
A
W
D2CH15
A
W
D2CH14
A
W
D2CH13
A
W
D2CH12
A
W
D2
CH
11
A
W
D2CH10
AW
D
2C
H
9
AW
D
2C
H
8
AW
D
2C
H
7
AW
D
2C
H
6
AW
D
2C
H
5
AW
D
2C
H
4
AW
D
2C
H
3
AW
D
2C
H
2
AW
D
2C
H
1
AW
D
2C
H
0
Reset value
0 0
0
0 0
0 0
0
0
0
0
0
0
0 0 0 0 0
Table 110. ADC register map and reset values (continued)
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0