
RM0453 Rev 2
439/1454
RM0453
System configuration controller (SYSCFG)
444
11.2.12
SYSCFG CPU1 interrupt mask register 2 (SYSCFG_IMR2)
Address offset: 0x104
Reset value: 0x0000 0000
11.2.13
SYSCFG CPU2 interrupt mask register 1 (SYSCFG_C2IMR1)
Address offset: 0x108
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
PVDIM
Res.
PV
M3IM
Res.
Res.
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Bits 31:21 Reserved, must be kept at reset value.
Bit 20
PVDIM
: PVD interrupt mask to CPU1
0: PVD interrupt forwarded to CPU1
1. PVD interrupt to CPU1 masked
Bit 19 Reserved, must be kept at reset value.
Bit 18
PVM3IM
: PVM3 interrupt mask to CPU1
0: PVM3 interrupt forwarded to CPU1
1. PVM3 interrupt to CPU1 masked
Bits 17:0 Reserved, must be kept at reset value.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
EX
T
I15I
M
EX
T
I14I
M
EX
T
I13I
M
EX
T
I12I
M
EXTI
11IM
EX
T
I10I
M
EXTI
9
IM
EXTI
8
IM
EXTI
7
IM
EXTI
6
IM
EXTI
5
IM
EXTI
4
IM
EXTI
3
IM
EXTI
2
IM
EXTI
1
IM
EXTI0IM
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res.
Res.
DACIM ADCIM
COMP
IM
AE
SIM
Res.
PKAIM
Res.
FLASHI
M
RCCIM
Res.
R
T
C
W
KUPI
M
R
T
CSSRUIM
R
T
CA
LARMIM
R
T
C
S
TA
M
P
TA
M
P
L
S
E
C
S
S
IM
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw