
Reset and clock control (RCC)
RM0453
352/1454
RM0453 Rev 2
Bit 22
I2C2SMEN:
I2C2 clock enable during CPU2 CSleep and CStop modes
This bit is set and cleared by software.
0: I2C2 bus clock disabled by the clock gating during CPU2 CSleep and CStop modes
1: I2C2 bus clock enabled by the clock gating during CPU2 CSleep mode, disabled during
CPU2 CStop mode
Bit 21
I2C1SMEN:
I2C1 clock enable during CPU2 CSleep and CStop modes
This bit is set and cleared by software.
0: I2C1 bus clock disabled by the clock gating during CPU2 CSleep and CStop modes
1: I2C1 bus clock enabled by the clock gating during CPU2 CSleep modes disabled during
CPU2 CStop mode
Bits 20:18 Reserved, must be kept at reset value.
Bit 17
USART2SMEN:
USART2 clock enable during CPU2 CSleep and CStop modes
This bit is set and cleared by software.
0:USART2 bus clock disabled by the clock gating during CPU2 CSleep and CStop modes
1: USART2 bus clock enabled by the clock gating during CPU2 CSleep mode, disabled
during CPU2 CStop mode
Bits 16:15 Reserved, must be kept at reset value.
Bit 14
SPI2S2SMEN:
SPI2S2 clock enable during CPU2 CSleep and CStop modes
This bit is set and cleared by software.
0: SPI2S2 clock disabled by the clock gating during CPU2 CSleep and CStop modes
1: SPI2S2 clock enabled by the clock gating during CPU2 CSleep mode, disabled during
CPU2 CStop mode
Bits 13:11 Reserved, must be kept at reset value.
Bit 10
RTCAPBSMEN:
RTC APB bus clock enable during CPU2 CSleep and CStop modes
This bit is set and cleared by software. RTC kernel clock is controlled by RCC_BDCR
register bit RTCEN bit.
0: RTC APB bus clock disabled during by the clock gating during CPU2 CSleep and CStop
modes
1: RTC APB bus clock enabled during by the clock gating during CPU2 CSleep mode,
disabled during CPU2 CStop mode
Bits 9:1 Reserved, must be kept at reset value.
Bit 0
TIM2SMEN:
TIM2 timer clock enable during CPU2 CSleep and CStop modes
This bit is set and cleared by software.
0: TIM2 clock disabled by the clock gating during CPU2 CSleep and CStop modes
1: TIM2 clock enabled by the clock gating during CPU2 CSleep mode, disabled during CPU2
CStop mode