
RM0453 Rev 2
43/1454
RM0453
Contents
43
38.14.1 BPU control register (BPU_CTRLR) . . . . . . . . . . . . . . . . . . . . . . . . . 1433
38.14.2 BPU remap register (BPU_REMAPR) . . . . . . . . . . . . . . . . . . . . . . . . 1434
38.14.3 BPU comparator register x (BPU_COMPxR) . . . . . . . . . . . . . . . . . . 1434
38.14.4 BPU CoreSight peripheral identity register 4 (BPU_PIDR4) . . . . . . . 1435
38.14.5 BPU CoreSight peripheral identity register 0 (BPU_PIDR0) . . . . . . . 1436
38.14.6 BPU CoreSight peripheral identity register 1 (BPU_PIDR1) . . . . . . . 1436
38.14.7 BPU CoreSight peripheral identity register 2 (BPU_PIDR2) . . . . . . . 1437
38.14.8 BPU CoreSight peripheral identity register 3 (BPU_PIDR3) . . . . . . . 1437
38.14.9 BPU CoreSight component identity register 0 (BPU_CIDR0) . . . . . . 1438
38.14.10 BPU CoreSight peripheral identity register 1 (BPU_CIDR1) . . . . . . . 1438
38.14.11 BPU CoreSight component identity register 2 (BPU_CIDR2) . . . . . . 1439
38.14.12 BPU CoreSight component identity register 3 (BPU_CIDR3) . . . . . . 1439
38.14.13 CPU2 BPU register map and reset values . . . . . . . . . . . . . . . . . . . . 1439
Device electronic signature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1442
Device electronic signature registers . . . . . . . . . . . . . . . . . . . . . . . . . . 1442
Unique device ID register (UID) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1442
FLASH size data register (FLASHSIZE) . . . . . . . . . . . . . . . . . . . . . . 1443
Package data register (PKG) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1444
IEEE 64-bit unique device ID register (UID64) . . . . . . . . . . . . . . . . . 1444