
RM0453 Rev 2
469/1454
RM0453
Direct memory access controller (DMA)
478
13.6.3
DMA channel x configuration register (DMA_CCRx)
Address offset: 0x08 + 0x14 * (x - 1), (x = 1 to 7)
Reset value: 0x0000 0000
This register contains secure and privileged information: the secure state and the privileged
state of the channel x (SECM and PRIV control bits).
Modifying the SECM bit must be performed by a secure write access to this register.
Modifying the PRIV bit must be performed by a privileged write access to this register.
Bit 20
CGIF6
: global interrupt flag clear for channel 6
Bit 19
CTEIF5
: transfer error flag clear for channel 5
Bit 18
CHTIF5
: half transfer flag clear for channel 5
Bit 17
CTCIF5
: transfer complete flag clear for channel 5
Bit 16
CGIF5
: global interrupt flag clear for channel 5
Bit 15
CTEIF4
: transfer error flag clear for channel 4
Bit 14
CHTIF4
: half transfer flag clear for channel 4
Bit 13
CTCIF4
: transfer complete flag clear for channel 4
Bit 12
CGIF4
: global interrupt flag clear for channel 4
Bit 11
CTEIF3
: transfer error flag clear for channel 3
Bit 10
CHTIF3
: half transfer flag clear for channel 3
Bit 9
CTCIF3
: transfer complete flag clear for channel 3
Bit 8
CGIF3
: global interrupt flag clear for channel 3
Bit 7
CTEIF2
: transfer error flag clear for channel 2
Bit 6
CHTIF2
: half transfer flag clear for channel 2
Bit 5
CTCIF2
: transfer complete flag clear for channel 2
Bit 4
CGIF2
: global interrupt flag clear for channel 2
Bit 3
CTEIF1
: transfer error flag clear for channel 1
Bit 2
CHTIF1
: half transfer flag clear for channel 1
Bit 1
CTCIF1
: transfer complete flag clear for channel 1
Bit 0
CGIF1
: global interrupt flag clear for channel 1