
Analog-to-digital converter (ADC)
RM0453
586/1454
RM0453 Rev 2
18.12.11 ADC
watchdog
threshold register (ADC_AWD3TR)
Address offset: 0x2C
Reset value: 0x0FFF 0000
18.12.12 ADC data register (ADC_DR)
Address offset: 0x40
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
HT3[11:0]
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res.
Res.
Res.
Res.
LT3[11:0]
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits 31:28 Reserved, must be kept at reset value.
Bits 27:16
HT3[11:0]
:
Analog watchdog 3 higher threshold
These bits are written by software to define the higher threshold for the analog watchdog.
Refer to
Section 18.7: Analog window watchdog (AWD1EN, AWD1SGL, AWD1CH, ADC_AWDxCR,
Bits 15:12 Reserved, must be kept at reset value.
Bits 11:0
LT3[11:0]
: Analog watchdog
3
lower threshold
These bits are written by software to define the lower threshold for the analog watchdog.
Refer to
Section 18.7: Analog window watchdog (AWD1EN, AWD1SGL, AWD1CH, ADC_AWDxCR,
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DATA[15:0]
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
Bits 31:16 Reserved, must be kept at reset value.
Bits 15:0
DATA[15:0]
: Converted data
These bits are read-only. They contain the conversion result from the last converted channel. The data
are left- or right-aligned as shown in
Figure 71: Data alignment and resolution (oversampling disabled:
.
Just after a calibration is complete, DATA[6:0] contains the calibration factor.