
Debug support (DBG)
RM0453
1400/1454
RM0453 Rev 2
for the register boundary addresses.
38.11
CPU1 trace port interface unit (TPIU)
The TPIU formats the trace stream and outputs it on the external trace port signals. The
TPIU has one ATB slave ports for incoming trace data from the ITM. The trace port is the
serial-wire output, TRACESWO.
shows the TPIU architecture.
Figure 391. TPIU architecture
For more information on the TPIU, refer to the Arm
®
CoreSight™ SoC-400 Technical
Reference Manual [
].
0xFE8
ITM_PIDR2
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
REVISION
[3:0]
JE
DE
C JEP106ID
[6:4]
Reset value
0 0 1 1 1 0 1 1
0xFEC
ITM_PIDR3
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
REVAND[3:0] CMOD[3:0]
Reset value
0 0 0 0 0 0 0 0
0xFF0
ITM_CIDR0
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
PREAMBLE[7:0]
Reset value
0 0 0 0 1 1 0 1
0xFF4
ITM_CIDR1
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
CLASS[3:0]
PREAMBLE
[11:8]
Reset value
1 1 1 0 0 0 0 0
0xFF8
ITM_CIDR2
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
PREAMBLE[19:12]
Reset value
0 0 0 0 0 1 0 1
0xFFC
ITM_CIDR3
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
PREAMBLE[27:20]
Reset value
1 0 1 1 0 0 0 1
Table 280. CPU1 ITM register map and reset values (continued)
Offset Register name
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MSv60741V1
TPIU
Trace
output
(serializer)
ITM ATB
PPB
TRACESWO
APB
interface
Formatter
ATB
interface