
RM0453 Rev 2
RM0453
Debug support (DBG)
1441
38.14.11 BPU CoreSight component identity register 2 (BPU_CIDR2)
Address offset: 0xFF8
Reset value: 0x0000 0005
38.14.12 BPU CoreSight component identity register 3 (BPU_CIDR3)
Address offset: 0xFFC
Reset value: 0x0000 00B1
38.14.13 CPU2
BPU register map and reset values
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
PREAMBLE[19:12]
r
r
r
r
r
r
r
r
Bits 31:8 Reserved, must be kept at reset value.
Bits 7:0
PREAMBLE[19:12]:
component ID bits [23:16]
0x05: Common ID value
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
PREAMBLE[27:20]
r
r
r
r
r
r
r
r
Bits 31:8 Reserved, must be kept at reset value.
Bits 7:0
PREAMBLE[27:20]:
component ID bits [31:24]
0xB1: Common ID value
Table 287. CPU2 BPU register map and reset values
Offset Register name
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0x000
BPU_CTRLR
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
NUM_CODE[
6:
4]
NUM_LI
T[3:
0]
NUM_CODE[
3:
0]
Res.
Res.
KEY
ENA
B
LE
Reset value
0 0 0 0 0 0 0 1 0 0 0
0 0