
RM0453 Rev 2
477/1454
RM0453
Direct memory access controller (DMA)
478
0x030
DMA_CCR3
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
PR
IV
DS
EC
SS
EC
SECM
Res.
Res.
MEM2MEM
PL
[1:
0
]
M
S
IZ
E
[1:
0]
PS
IZE
[1:
0]
MI
NC
PI
N
C
CIRC
DIR
TEIE
HTIE
TCIE
EN
Reset value
0 0 0 0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x034
DMA_CNDTR3
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
NDT[17:0]
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x038
DMA_CPAR3
PA[31:0]
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x03C
DMA_CMAR3
MA[31:0]
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x040
Reserved
Reserved.
0x044
DMA_CCR4
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
PRI
V
DSE
C
SSE
C
SECM
Res.
Res.
ME
M2MEM
P
L
[1
:0
]
MSIZE
[1:
0]
PS
IZE[
1:
0]
MI
NC
PI
N
C
CI
R
C
DI
R
TEI
E
HTIE
TCI
E
EN
Reset value
0 0 0 0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x048
DMA_CNDTR4
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
NDT[17:0]
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x04C
DMA_CPAR4
PA[31:0]
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x050
DMA_CMAR4
MA[31:0]
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x054
Reserved
Reserved.
0x058
DMA_CCR5
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
PRI
V
DSEC
SSE
C
SE
C
M
Res.
Res.
MEM2
MEM
P
L
[1
:0
]
MS
IZE[
1:
0]
P
S
IZE
[1
:0
]
MINC
PI
NC
CIRC
DIR
TEI
E
HT
IE
TC
IE
EN
Reset value
0 0 0 0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x05C
DMA_CNDTR5
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
NDT[17:0]
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x060
DMA_CPAR5
PA[31:0]
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x064
DMA_CMAR5
MA[31:0]
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x068
Reserved
Reserved.
0x06C
DMA_CCR6
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
PRI
V
DS
E
C
S
SEC
SE
CM
Re
s.
Re
s.
MEM2ME
M
P
L
[1
:0
]
MSI
Z
E[
1:
0]
PS
IZ
E[
1:
0
]
MINC
PI
NC
CIRC
DIR
TEIE
HTIE
TCIE
EN
Reset value
0 0 0 0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x070
DMA_CNDTR6
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
NDT[17:0]
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x074
DMA_CPAR6
PA[31:0]
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x078
DMA_CMAR6
MA[31:0]
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x07C
Reserved
Reserved.
0x080
DMA_CCR7
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
PR
IV
DS
EC
SS
EC
SECM
Res.
Res.
MEM2MEM
PL
[1:
0
]
M
S
IZ
E
[1:
0]
PS
IZE
[1:
0]
MI
NC
PI
N
C
CIRC
DIR
TEIE
HTIE
TCIE
EN
Reset value
0 0 0 0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
Table 81. DMA register map and reset values (continued)
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0