
Power control (PWR)
RM0453
260/1454
RM0453 Rev 2
6.6.6
Power status register 2 (PWR_SR2)
This register is partially reset when exiting Standby/Shutdown modes.
Address offset: 0x014
Reset value: 0x0000 0000
Bit 11
WRFBUSYF
: Radio busy wakeup flag
This bit is set when a wakeup event is detected on radio busy. It is cleared by writing ‘1’ in the
CWRFBUSYF bit of the PWR_SCR register.
Bits 10:9 Reserved, must be kept at reset value.
Bit 8
WPVDF
: Wakeup PVD flag
This bit is set when a wakeup event is detected on PVD. It is cleared by writing ‘1’ in the
CWPVDF bit of the PWR_SCR register.
Bits 7:3 Reserved, must be kept at reset value.
Bit 2
WUF3
: Wakeup flag 3
This bit is set when a wakeup event is detected on wakeup pin, WKUP3. It is cleared by
writing 1 in the CWUF3 bit of the
PWR status clear register (PWR_SCR)
.
Bit 1
WUF2
: Wakeup flag 2
This bit is set when a wakeup event is detected on wakeup pin, WKUP2. It is cleared by
writing 1 in the CWUF2 bit of the
PWR status clear register (PWR_SCR)
.
Bit 0
WUF1
: Wakeup flag 1
This bit is set when a wakeup event is detected on wakeup pin, WKUP1. It is cleared by
writing 1 in the CWUF1 bit of the
PWR status clear register (PWR_SCR)
.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res.
PVMO3
Res.
Res.
PVDO
VOSF
REGLP
F
REGL
PS
FLA
S
HRDY
REGMRS
RFEOLF
LD
ORDY
SMPS
R
D
Y
RFBUSY
MS
RFB
U
SYS
C2BOOTS
r
r
r
r
r
r
r
r
r
r
r
r
r
Bits 31:15 Reserved, must be kept at reset value.
Bit 14
PVMO3
: Peripheral voltage monitoring output: V
DDA
versus 1.62 V
0: V
DDA
voltage above PVM3 threshold (around 1.62 V)
1: V
DDA
voltage below PVM3 threshold (around 1.62 V)
Note: PVMO3 is cleared when PVM3 is disabled (PVME3 = 0). After enabling PVM3, the
PVM3 output is valid after the PVM3 wakeup time.
Bits 13:12 Reserved, must be kept at reset value.
Bit 11
PVDO
: Programmable voltage detector output
0: V
DD
or voltage level on PVD_IN above the selected PVD threshold
1: V
DD
or voltage level on PVD_IN below the selected PVD threshold