79
09/18/00 Rev 1.1
123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012345678901234567890121234567
123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012345678901234567890121234567
PI7C7100
3-Port PCI Bridge
ADVANCE INFORMATION
Note:
Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a
stress rating only and functional operation of the device at these or any conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time
may affect reliability.
16. Electrical and Timing Specifications
16.1 Maximum Ratings
(Above which the useful life may be impaired. For user guidelines, not tested).
e
r
u
t
a
r
e
p
m
e
T
e
g
a
r
o
t
S
C
°
0
5
1
+
o
t
C
°
5
6
–
d
e
il
p
p
a
r
e
w
o
P
h
t
i
w
e
r
u
t
a
r
e
p
m
e
T
t
n
e
i
b
m
A
C
°
0
7
+
o
t
C
°
0
V
A
&
s
t
u
p
n
I
(
s
l
a
i
t
n
e
t
o
P
d
n
u
o
r
G
o
t
e
g
a
t
l
o
V
y
l
p
p
u
S
C
C
V
,
D
D
)
y
l
n
o
V
6
.
3
+
o
t
V
3
.
0
–
e
g
a
t
l
o
V
t
u
p
n
I
C
D
V
6
.
3
+
o
t
V
5
.
0
–
16.2 3.3V DC Specifications
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
n
o
i
t
i
d
n
o
C
.
n
i
M
.
x
a
M
s
t
i
n
U
s
e
t
o
N
V
,
D
D
V
A
C
C
e
g
a
t
l
o
V
y
l
p
p
u
S
3
6
.
3
V
V
h
i
e
g
a
t
l
o
V
H
G
I
H
t
u
p
n
I
V
5
.
0
D
D
V
D
D
5
.
0
+
3
V
li
e
g
a
t
l
o
V
W
O
L
t
u
p
n
I
5
.
0
-
3
.
0
V
D
D
V
h
i
e
g
a
t
l
o
V
H
G
I
H
t
u
p
n
I
S
O
M
C
V
7
.
0
D
D
V
D
D
5
.
0
+
1
V
li
e
g
a
t
l
o
V
W
O
L
t
u
p
n
I
S
O
M
C
5
.
0
–
3
.
0
V
D
D
V
u
p
i
e
g
a
t
l
o
V
p
u
-
ll
u
P
t
u
p
n
I
V
7
.
0
D
D
3
I
li
t
n
e
r
r
u
C
e
g
a
k
a
e
L
t
u
p
n
I
V
<
0
n
i
V
<
D
D
0
1
±
A
µ
V
h
o
e
g
a
t
l
o
V
H
G
I
H
t
u
p
t
u
O
I
t
u
o
A
µ
0
0
5
–
=
V
9
.
0
D
D
V
V
l
o
e
g
a
t
l
o
V
W
O
L
t
u
p
t
u
O
I
t
u
o
A
µ
0
0
5
1
=
1
.
0
V
D
D
V
h
o
e
g
a
t
l
o
V
H
G
I
H
t
u
p
t
u
O
S
O
M
C
I
t
u
o
A
µ
0
0
5
–
=
V
D
D
5
.
0
-
2
V
l
o
e
g
a
t
l
o
V
W
O
L
t
u
p
t
u
O
S
O
M
C
I
t
u
o
A
µ
0
0
5
1
=
5
.
0
C
n
i
e
c
n
a
t
i
c
a
p
a
C
n
i
P
t
u
p
n
I
0
1
F
p
3
C
k
l
c
e
c
n
a
t
i
c
a
p
a
C
n
i
P
K
L
C
5
2
1
C
L
E
S
D
I
e
c
n
a
t
i
c
a
p
a
C
n
i
P
L
E
S
D
I
8
L
n
i
p
e
c
n
a
t
c
u
d
n
I
n
i
P
0
2
H
n
Notes:
1. CMOS Input pins: S_CFN#, TCK, TMS, TDI, TRST#, SCAN_EN, SCAN_TM#
2. CMOS Output pin: TDO
3. PCI pins: P_AD[31:0], P_CBE[3:0], P_PAR, P_FRAME#, P_IRDY#, P_TRDY#, P_DEVSEL#, P_STOP#, P_LOCK#, PIDSEL#,
P_PERR#, P_SERR#, P_REQ#, P_GNT#, P_RESET#, S1_AD[31:0], S2_AD[31:0], S1_CBE[3:0], S2_CBE[3:0], S1_PAR,
S2_PAR, S1_FRAME#, S2_FRAME#, S1_IRDY#, S2_IRDY#, S1_TRDY#, S2_TRDY#, S1_DEVSEL#, S2_DEVSEL#,
S1_STOP#, S2_STOP#, S1_LOCK#, S2_LOCK#, S1_PERR#, S2_PERR#, S1_SERR#, S2_SERR#, S1_REQ[7:0]#,
S2_REQ[7:0]#, S1_GNT[7:0]#, S2_GNT[7:0], S1_RESET#, S2_RESET#, S1_EN, S2_EN, P_FLUSH#.